Please wait a minute...
Frontiers of Information Technology & Electronic Engineering

ISSN 2095-9184

Frontiers of Information Technology & Electronic Engineering  2017, Vol. 18 Issue (8): 1180-1185   https://doi.org/10.1631/FITEE.1601121
  本期目录
结合选择性和数字湿法腐蚀的InAlAs/InGaAs InP基HEMTs两步栅槽腐蚀工艺
钟英辉1(), 孙树祥2, 王文斌1, 王海丽1, 刘晓旻1, 段智勇1, 丁芃2, 金智2()
1. 郑州大学物理工程学院,中国郑州,450001
2. 中国科学院微电子研究所,中国北京,100029
Two-step gate-recess process combining selective wet-etching and digital wet-etching for InAlAs/InGaAs InP-based HEMTs
Ying-hui ZHONG1(), Shu-xiang SUN2, Wen-bin WONG1, Hai-li WANG1, Xiao-ming LIU1, Zhi-yong DUAN1, Peng DING2, Zhi JIN2()
1. School of Physics and Engineering, Zhengzhou University, Zhengzhou 450001, China
2. Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China
 全文: PDF(914 KB)   HTML
摘要:

本文针对InAlAs/InGaAs InP基高电子迁移率晶体管(HEMTs)提出了一种结合高选择性湿法腐蚀和非选择性数字湿法腐蚀的两步栅槽腐蚀工艺。通过采用丁二酸和双氧水(H2O2)混合溶液,InGaAs与InAlAs材料的腐蚀选择比可以超过100。该选择性湿法腐蚀工艺在InAlAs/InGaAs InP基HEMTs栅槽工艺中得到了很好的验证,栅槽腐蚀会自动终止在InAlAs势垒层。本文通过分离氧化/去氧化过程开发了非选择性数字湿法腐蚀工艺,每个周期能除去1.2 nm InAlAs材料。最终,两步栅槽腐蚀工艺被成功用于器件制备中,数字湿法腐蚀重复两个周期去掉约3 nm InAlAs势垒层材料。通过该方法制备的InP基HEMTs器件比只依靠选择性湿法腐蚀栅槽工艺制备出的器件具有更短的栅沟间距,表现出更好的有效跨导和射频特性。

Abstract

A two-step gate-recess process combining high selective wet-etching and non-selective digital wet-etching techniques has been proposed for InAlAs/InGaAs InP-based high electron mobility transistors (HEMTs). High etching-selectivity ratio of InGaAs to InAlAs material larger than 100 is achieved by using mixture solution of succinic acid and hydrogen peroxide (H2O2). Selective wet-etching is validated in the gate-recess process of InAlAs/InGaAs InP-based HEMTs, which proceeds and automatically stops at the InAlAs barrier layer. The non-selective digital wet-etching process is developed using a separately controlled oxidation/de-oxidation technique, and during each digital etching cycle 1.2 nm InAlAs material is removed. The two-step gate-recess etching technique has been successfully incorporated into device fabrication. Digital wet-etching is repeated for two cycles with about 3 nm InAlAs barrier layer being etched off. InP-based HEMTs have demonstrated superior extrinsic transconductance and RF characteristics to devices fabricated during only the selective gate-recess etching process because of the smaller gate to channel distance.

Key wordsHigh electron mobility transistors (HEMTs)    Gate-recess    Digital wet-etching    Selective wet-etching
收稿日期: 2016-02-25      出版日期: 2017-10-31
通讯作者: 钟英辉,金智     E-mail: zhongyinghui@zzu.edu.cn;jinzhi@ime.ac.cn
Corresponding Author(s): Ying-hui ZHONG,Zhi JIN   
 引用本文:   
钟英辉, 孙树祥, 王文斌, 王海丽, 刘晓旻, 段智勇, 丁芃, 金智. 结合选择性和数字湿法腐蚀的InAlAs/InGaAs InP基HEMTs两步栅槽腐蚀工艺[J]. Frontiers of Information Technology & Electronic Engineering, 2017, 18(8): 1180-1185.
Ying-hui ZHONG, Shu-xiang SUN, Wen-bin WONG, Hai-li WANG, Xiao-ming LIU, Zhi-yong DUAN, Peng DING, Zhi JIN. Two-step gate-recess process combining selective wet-etching and digital wet-etching for InAlAs/InGaAs InP-based HEMTs. Front. Inform. Technol. Electron. Eng, 2017, 18(8): 1180-1185.
 链接本文:  
https://academic.hep.com.cn/fitee/CN/10.1631/FITEE.1601121
https://academic.hep.com.cn/fitee/CN/Y2017/V18/I8/1180
1 Cao,X., Thoms, S., Macintyre,D. , et al., 2004. Fabrication and performance of 50 nm T-gates for InP high electron mobility transistors.Microelectron. Eng., 73-74:818-821.
2 Deal,W.R., Mei,X.B., Leong,K., et al., 2011a. THz monolithic integrated circuits using InP high electron mobility transistors.IEEE Trans. Terah. Sci. Technol., 1(1):25–32.
3 Deal,W.R., Leong, K., Radisic,V. , et al., 2011b. Low noise amplification at 0.67 THz using 30 nm InP HEMTs.IEEE Microw. Wirel. Compon. Lett., 21(7):368–370.
4 Deal,W.R., Leong, K., Zamora,A. , et al., 2014. Recent progress in scaling InP HEMT TMIC technology to 850 GHz.IEEE MTT-S Int. Microwave Symp., p.1–3.
5 Leong,K., Mei,X.B., Yoshida,W. , et al., 2015. A 0.85 THz low noise amplifier using InP HEMT transistors.IEEE Microw. Wirel. Compon. Lett., 25(6):397–399.
6 Mei,X.B., Yoshida, W., Lange,M. , et al., 2015. First demonstration of amplification at 1 THz using 25-nm InP high electron mobility transistor process.IEEE Electr. Dev. Lett., 36(4):327–329.
7 Reck,T., Zemora, A., Schlecht,E. , et al., 2016. A 230 GHz MMIC-based sideband separating receiver.IEEE Trans. Terah. Sci. Technol., 6(1):141–147.
8 Rodwell,M.J.W., 2014. 50-500 GHz wireless: transistors, ICs, and system design.German Microwave Conf., p.1–4.
9 Varonen,M., Reeves, R., Kangaslahti,P. , et al., 2016. An MMIC low-noise amplifier design technique.IEEE Trans. Microw. Theory Techn., 64(3):826–835.
10 Zhong,Y.H., Wang,X.T., Su,Y.B., et al., 2012a. Impact of the lateral width of the gate recess on the DC and RF characteristics of InAlAs/InGaAs HEMTs.J. Semicond., 33(5):61–65.
11 Zhong,Y.H., Wang,X.T., Su,Y.B., et al., 2012b. An 88 nm gate-length In0.53Ga0.47As/In0.52Al0.48As InP-based HEMT with fmax of 201 GHz.J. Semicond., 33(7):39–42.
12 Zhong,Y.H., Li,K.K., Li,X.J., et al., 2015. A W-band high-gain and low-noise amplifier MMIC using InPbased HEMTs.J Infrar. Millim. Waves, 34(6):668–672 (in Chinese).
Viewed
Full text


Abstract

Cited

  Shared   
  Discussed